# **Report for Project 2**

# Bzhe's workout is none of your business

# 1. Members and Work divisions

# (1)B06902067 (許育銘): 40 %

Wire connection in CPU.v, Dcache\_top.v, Memory stall, DEBUGing.

# (2)B06902053 (張維哲): 35%

Wire connection in CPU.v, Dcache\_top.v, Memory stall, Report writing, DEBUGing.

## (3)B06201035 (高暐竣): 25 %

Dcache\_top.v, Report writing, DEBUGing.

# 2. CPU.v

Add wire to **dcache\_top** to control cache.

## 3. Control.v

Modifying **MemtoReg\_o** and adding **MemRead\_o** to handle the error in the instruction only contain 0.

# 4. Implementation of memory stall

```
if(MemStall_i) begin
   RS1data_o <= Stall_RS1data_i;
   RS2data_o <= Stall_RS2data_i;
   imm_o <= Stall_imm_i;
   RS1_o <= Stall_RS1_i;
   RS2_o <= Stall_RS2_i;
   RD_o <= Stall_RD_i;
   MemtoReg_o <= Stall_MemtoReg_i;
   ALUCtrl_o <= Stall_ALUCtrl_i;
   MemWrite_o <= Stall_Memwrite_i;
   MemRead_o <= Stall_MemRead_i;
   ALUSrc_o <= Stall_ALUSrc_i;
   RegWrite_o <= Stall_RegWrite_i;
end</pre>
```

```
else begin
   RS1data_o <= RS1data_i;
   RS2data_o <= RS2data_i;
   imm_o <= imm_i;
   RS1_o <= RS1_i;
   RS2_o <= RS2_i;
   RD_o <= RD_i;
   MemtoReg_o <= MemtoReg_i;
   ALUCtrl_o <= ALUCtrl_i;
   MemWrite_o <= MemWrite_i;
   MemRead_o <= MemRead_i;
   ALUSrc_o <= ALUSrc_i;
   RegWrite_o <= RegWrite_i;
end</pre>
```

According to the requirement, we'll have to stall for 10 cycles if we need to access memory. In order to accomplish this, we add some wire to the pipeline register. After adding the wires, there will be two kind of input. One is the original input from **previous pipelined register** and another one is from **this pipelined register's output**. Pipelined register can choose the output by the **mem\_stall**(dcache\_top.p1\_stall\_o).

# 5. Dcache\_Top

## (1)hit

```
assign hit = (p1_tag==sram_tag) & sram_valid;
```

First, we need to check whether valid bit is 1. Then, we check whether the tag on the cache is the same as our tag.

# (2)r\_hit\_data

```
assign r_hit_data = sram_cache_data;
```

If hit, then assign the data from cache to r\_hit\_data.

# (3)p1\_data

```
p1_data = r_hit_data[p1_offset*8 +:32];
```

Since r\_hit\_data is a 256 bit block of data, we only want 32 bit of it. So, we assign 32 bit of r\_hit\_data according to the p1\_offset.

# (4)w\_hit\_data

```
w_hit_data = sram_cache_data;
w_hit_data[p1_offset*8 +:32] = p1_data_i;
```

If hit, then assign the data from cache to w\_hit\_data. Then, we'll have to modify 32 bits of w\_hit\_data according to the p1\_offset,

#### (5)action controller

In state controller, we modify mem\_enable, mem\_write, cache\_we and write\_back to **decide** the action taken in next state.

#### (a) Mem\_enable

Here mem\_enable represents that we're going to handle the memory. Once the data memory receive mem\_enable, it'll count for ten cycles then send back ack to dcache\_top.

#### (b) Mem\_write

Data memory makes use of mem\_write to distinguish whether to write the memory or read.

#### (c) Cache\_we

Cache\_we means that whether we can write cache or not.

#### (d) Write\_back

Write\_back is used for handling the correct memory to modified.

So, we can handle the cache and memory by this variable.

# (6)State Controller

Here, we'll briefly introduce the **action to cache or memory taken in each state**.

#### (a)STATE\_MISS/STATE\_IDLE

```
mem_enable <= 1'b0;
mem_write <= 1'b0;
cache_we <= 1'b0;
write_back <= 1'b0;</pre>
```

No action to cache or memory.

#### (b)STATE\_READMISS

```
mem_enable <= 1'b1;
mem_write <= 1'b0;
cache_we <= 1'b0;
write_back <= 1'b0;</pre>
```

Read data from memory.

#### (c)STATE\_READMISSOK

```
mem_enable <= 1'b0;
mem_write <= 1'b0;
cache_we <= 1'b1;
write_back <= 1'b0;</pre>
```

Write the data from memory to cache.

#### (d)STATE\_WRITEBACK

```
mem_enable <= 1'b1;
mem_write <= 1'b1;
cache_we <= 1'b0;
write_back <= 1'b1;</pre>
```

Write the cache to memory.

The variable listed above is the value that needed in each stage, however, we have to change it when we're going to move to that state.

```
if(sram_dirty) begin
    // TODO: add you code here!
    mem_enable <= 1'b1;</pre>
    mem_write <= 1'b1;</pre>
    cache_we <= 1'b0;</pre>
    write_back <= 1'b1;</pre>
     state <= STATE_WRITEBACK;</pre>
end
else begin
    // TODO: add you code here!
    mem_enable <= 1'b1;</pre>
    mem_write <= 1'b0;</pre>
    cache_we <= 1'b0;</pre>
    write_back <= 1'b0;</pre>
     state <= STATE_READMISS;</pre>
end
```

If we're going to enter STATE\_WRITEBACK, we'll have to set the variable into STATE\_WRITEBACK type. In order to take action right at the moment it entering the new state.

### 6. testbench.v

We modified the output format of cycle and registers to follow the format of ref.

### 7. Difficulties encountered and solutions

- (1) Since we use blocking assignment for all pipeline registers and signals in control, the initial assignment may conflict with the first posedge of clk. Therefore we initialize the registers after 1 sec.
- (2) We misunderstand the meaning of the mem\_enable, mem\_write, cache\_we and write\_back. We list all the action taken in each state to verify the usage of those variable.